文件名称:bram_delay

  • 所属分类:
  • VHDL编程
  • 资源属性:
  • [C/C++] [源码]
  • 上传时间:
  • 2012-11-26
  • 文件大小:
  • 1.37mb
  • 下载次数:
  • 0次
  • 提 供 者:
  • niu***
  • 相关连接:
  • 下载说明:
  • 别用迅雷下载,失败请重下,重下不扣分!

介绍说明--下载内容均来自于网络,请自行研究使用

Verilog编写的代码,单口RAM用程序控制地址,而不是在仿真文件里面控制地址-Verilog code is written, single-port RAM with the process control address, rather than inside the control address of the simulation file
相关搜索: verilog
br
ram
vhdl

(系统自动生成,下载前可以参看下载内容)

下载文件列表

bram_delay\.lso

..........\blk_mem_gen_ds512.pdf

..........\blk_mem_gen_release_notes.txt

..........\bram_16.asy

..........\bram_16.ngc

..........\bram_16.sym

..........\bram_16.v

..........\bram_16.veo

..........\bram_16.vhd

..........\bram_16.vho

..........\bram_16.xco

..........\bram_16_blk_mem_gen_v2_4_xst_1.lso

..........\bram_16_blk_mem_gen_v2_4_xst_1_vhdl.prj

..........\bram_16_flist.txt

..........\bram_16_readme.txt

..........\bram_16_xmdf.tcl

..........\bram_delay.doc

..........\bram_delay.ise

..........\bram_delay.ise_ISE_Backup

..........\bram_delay.prj

..........\bram_delay.restore

..........\bram_delay.stx

..........\bram_delay.v

..........\bram_delay.xst

..........\bram_delay_summary.html

..........\isim\temp\hdllib.ref

..........\....\....\hdpdeps.ref

..........\....\....\vlg06\tb__bram__delay__v.bin

..........\....\....\....8\bram__16.bin

..........\....\....\...2D\glbl.bin

..........\....\....\...48\bram__delay.bin

..........\....\work\bram__16\bram__16.h

..........\....\....\........\mingw\bram__16.obj

..........\....\....\......delay\bram__delay.h

..........\....\....\...........\mingw\bram__delay.obj

..........\....\....\glbl\glbl.h

..........\....\....\....\mingw\glbl.obj

..........\....\....\hdllib.ref

..........\....\....\hdpdeps.ref

..........\....\....\tb__bram__delay__v\mingw\tb__bram__delay__v.obj

..........\....\....\..................\tb__bram__delay__v.h

..........\....\....\..................\xsimtb__bram__delay__v.cpp

..........\....\....\.st__bram__delay__v\mingw\tst__bram__delay__v.obj

..........\....\....\...................\tst__bram__delay__v.h

..........\....\....\...................\xsimtst__bram__delay__v.cpp

..........\....\....\vlg06\tb__bram__delay__v.bin

..........\....\....\....8\bram__16.bin

..........\....\....\...2D\glbl.bin

..........\....\....\...48\bram__delay.bin

..........\....\....\...7B\tst__bram__delay__v.bin

..........\....\xilinxcorelib_ver.auxlib\hdllib.ref

..........\....\........................\_b_l_k___m_e_m___g_e_n___v2__4\mingw\_b_l_k___m_e_m___g_e_n___v2__4.obj

..........\....\........................\..............................\_b_l_k___m_e_m___g_e_n___v2__4.h

..........\....\........................\..............................__output__stage\mingw\_b_l_k___m_e_m___g_e_n___v2__4__output__stage.obj

..........\....\........................\.............................................\_b_l_k___m_e_m___g_e_n___v2__4__output__stage.h

..........\isim.cmd

..........\isim.hdlsourcefiles

..........\isim.log

..........\.....tmp_save\_1

..........\isimwavedata.xwv

..........\simulate_dofile.log

..........\simulate_dofile.log_back

..........\tb_bram_delay.v

..........\tb_bram_delay_v_beh.prj

..........\tb_bram_delay_v_isim_beh.exe

..........\tb_bram_delay_v_isim_beh.wfs

..........\tb_bram_delay_v_stx.prj

..........\.emplates\coregen.xml

..........\tst_bram_delay.v

..........\tst_bram_delay_v_isim_beh.wfs

..........\xilinxsim.ini

..........\.st\work\hdllib.ref

..........\...\....\vlg48\bram__delay.bin

..........\_xmsgs\fuse.xmsgs

..........\......\xst.xmsgs

..........\__ISE_repository_bram_delay.ise_.lock

..........\isim\work\bram__16\mingw

..........\....\....\......delay\mingw

..........\....\....\glbl\mingw

..........\....\....\tb__bram__delay__v\mingw

..........\....\....\.st__bram__delay__v\mingw

..........\....\xilinxcorelib_ver.auxlib\_b_l_k___m_e_m___g_e_n___v2__4\mingw

..........\....\........................\..............................__output__stage\mingw

..........\....\temp\vlg06

..........\....\....\vlg08

..........\....\....\vlg2D

..........\....\....\vlg48

..........\....\work\bram__16

..........\....\....\bram__delay

..........\....\....\glbl

..........\....\....\tb__bram__delay__v

..........\....\....\tst__bram__delay__v

..........\....\....\vlg06

..........\....\....\vlg08

..........\....\....\vlg2D

..........\....\....\vlg48

..........\....\....\vlg7B

..........\....\xilinxcorelib_ver.auxlib\_b_l_k___m_e_m___g_e_n___v2__4

..........\....\........................\_b_l_k___m_e_m___g_e_n___v2__4__output__stage

..........\xst\work\vlg48

相关说明

  • 本站资源为会员上传分享交流与学习,如有侵犯您的权益,请联系我们删除.
  • 本站是交换下载平台,提供交流渠道,下载内容来自于网络,除下载问题外,其它问题请自行百度更多...
  • 请直接用浏览器下载本站内容,不要使用迅雷之类的下载软件,用WinRAR最新版进行解压.
  • 如果您发现内容无法下载,请稍后再次尝试;或者到消费记录里找到下载记录反馈给我们.
  • 下载后发现下载的内容跟说明不相乎,请到消费记录里找到下载记录反馈给我们,经确认后退回积分.
  • 如下载前有疑问,可以通过点击"提供者"的名字,查看对方的联系方式,联系对方咨询.

相关评论

暂无评论内容.

发表评论

*主  题:
*内  容:
*验 证 码:

源码中国 www.ymcn.org