文件名称:Pulse_Width_Modulator_Altera_MAX_II_CPLD_Design_Ex

  • 所属分类:
  • VHDL编程
  • 资源属性:
  • [ASM] [源码]
  • 上传时间:
  • 2012-11-26
  • 文件大小:
  • 285kb
  • 下载次数:
  • 0次
  • 提 供 者:
  • 无**
  • 相关连接:
  • 下载说明:
  • 别用迅雷下载,失败请重下,重下不扣分!

介绍说明--下载内容均来自于网络,请自行研究使用

来自于ALTERA官方网站。

本文档详细介绍怎样利用MAX® II CPLD 来实现脉冲宽度调制(PWM)。本设计还利用了MAX II CPLD 的内部用户闪存振荡器,不需要采用专门的外部时钟。

附有verilog源程序。-From ALTERA website. This document details how to use the MAX ® II CPLD to implement pulse width modulation (PWM). This design also uses the MAX II CPLD' s internal oscillator user flash memory, without using a special external clock. With verilog source.
相关搜索: cpld
pwm
PWM
CPLD
Verilog
flash

(系统自动生成,下载前可以参看下载内容)

下载文件列表

利用MAX II CPLD 实现 脉冲宽度调制.pdf

AN501_Pulse_Width_Modulator_Altera_MAX_II_CPLD_Design_Example\code\pwm_main.v

.............................................................\modelsim\pulse_width_modulator.cr.mti

.............................................................\........\pulse_width_modulator.mpf

.............................................................\........\pwm_main.v

.............................................................\........\pwm_sim.cr.mti

.............................................................\........\pwm_sim.mpf

.............................................................\........\test_pwm.v

.............................................................\........\wave.bmp

.............................................................\........\wave.do

.............................................................\........\wave2.bmp

.............................................................\........\wave2.do

.............................................................\........\wave3.bmp

.............................................................\........\wave3.do

.............................................................\........\wave4.bmp

.............................................................\........\wave4.do

.............................................................\........\wave5.bmp

.............................................................\........\wave5.do

.............................................................\........\.ork\altufm_osc0_altufm_osc_1p3\verilog.asm

.............................................................\........\....\..........................\_primary.dat

.............................................................\........\....\..........................\_primary.vhd

.............................................................\........\....\clkgen\verilog.asm

.............................................................\........\....\......\_primary.dat

.............................................................\........\....\......\_primary.vhd

.............................................................\........\....\..._gen\verilog.asm

.............................................................\........\....\.......\_primary.dat

.............................................................\........\....\.......\_primary.vhd

.............................................................\........\....\dutycycle\verilog.asm

.............................................................\........\....\.........\_primary.dat

.............................................................\........\....\.........\_primary.vhd

.............................................................\........\....\...._cycle\verilog.asm

.............................................................\........\....\..........\_primary.dat

.............................................................\........\....\..........\_primary.vhd

.............................................................\........\....\pwm_gen\verilog.asm

.............................................................\........\....\.......\_primary.dat

.............................................................\........\....\.......\_primary.vhd

.............................................................\........\....\....main\verilog.asm

.............................................................\........\....\........\_primary.dat

.............................................................\........\....\........\_primary.vhd

.............................................................\........\....\test_pwm\verilog.asm

.............................................................\........\....\........\_primary.dat

.............................................................\........\....\........\_primary.vhd

.............................................................\........\....\_info

.............................................................\quartus\db\pwm_main.db_info

.............................................................\.......\..\pwm_mai

相关说明

  • 本站资源为会员上传分享交流与学习,如有侵犯您的权益,请联系我们删除.
  • 本站是交换下载平台,提供交流渠道,下载内容来自于网络,除下载问题外,其它问题请自行百度更多...
  • 请直接用浏览器下载本站内容,不要使用迅雷之类的下载软件,用WinRAR最新版进行解压.
  • 如果您发现内容无法下载,请稍后再次尝试;或者到消费记录里找到下载记录反馈给我们.
  • 下载后发现下载的内容跟说明不相乎,请到消费记录里找到下载记录反馈给我们,经确认后退回积分.
  • 如下载前有疑问,可以通过点击"提供者"的名字,查看对方的联系方式,联系对方咨询.

相关评论

暂无评论内容.

发表评论

*主  题:
*内  容:
*验 证 码:

源码中国 www.ymcn.org