资源列表
[VHDL编程] DSP_BUILDER_DESIGN
说明:DSP Builder设计初步,介绍Matlab/DSP Builder及其设计流程,正弦信号发生器完整的设计过程,以及使用Matlab、quartusII\modelsim详细的仿真过程。-DSP Builder preliminary design, introduce Matlab/DSP Builder and its design flow, sinusoidal signal generator complete design process, and the use of Matl<yehui> 在 2025-08-15 上传 | 大小:1.31mb | 下载:0
[VHDL编程] hw5
说明:Design a 2-digit stopwatch that ticks every second. A switch is used to start and stop the time. When the switch is pushed, the time will start and when it is pushed again, the time will stop. In order for the switch to work properly, the switch must<vinay> 在 2025-08-15 上传 | 大小:1.31mb | 下载:0
[VHDL编程] ISE-Development-of-advanced
说明:Xilinx公司ISE开发环境的开发进阶,对于更高层次的FPGA开发者有很好的帮助。-Xilinx s ISE development environment, the development of advanced, have a good help for the higher-level FPGA developers.<彭泳澈> 在 2025-08-15 上传 | 大小:1.31mb | 下载:0
[VHDL编程] ser_to_parr
说明:很有用的10bit串并转换verilog程序,需要的可以拿去参考下,在quartusII上已验证过-Useful 10bit string and convert verilog program, need to take a reference, has been verified in quartusII<王诚> 在 2025-08-15 上传 | 大小:1.31mb | 下载:0
[VHDL编程] LED-dynamic-testing
说明:eda实验资料,led灯动态扫描实验,有完整的图及程序-eda experimental data led lights dynamic scanning experiments, complete plans and procedures<baoyu liu> 在 2025-08-15 上传 | 大小:1.31mb | 下载:0
[VHDL编程] Simple_Logic_Continue
说明:quartusII 9编写的74161模块,简单的例子,可以直接运行-The module 74161 with the language of verilog<peanut> 在 2025-08-15 上传 | 大小:1.31mb | 下载:0
[VHDL编程] LCD1602
说明:基于altera cyclone 的EP2Q208C8 FPGA的1602液晶显示模块,其中包括驱动模块和测试模块,驱动模块可以作为通用模块,给其他文件调用-Altera cyclone display module is based on the 1602 LCD EP2Q208C8 FPGA, including drive module and test module, drive module can be used as general-purpose modules to other<yangxianfeng> 在 2025-08-15 上传 | 大小:1.31mb | 下载:0