文件名称:xapp224datarecovery

  • 所属分类:
  • VHDL编程
  • 资源属性:
  • [VHDL] [源码]
  • 上传时间:
  • 2012-11-26
  • 文件大小:
  • 67kb
  • 下载次数:
  • 0次
  • 提 供 者:
  • j**
  • 相关连接:
  • 下载说明:
  • 别用迅雷下载,失败请重下,重下不扣分!

介绍说明--下载内容均来自于网络,请自行研究使用

Data recovery allows a receiver to extract embedded clock data from an incoming data stream.

The receiver usually extracts the data from the incoming clock/data stream and then moves this

data into a separate clock domain. Sometimes, the receiver’s clock is also used for onward data

transmission. The circuit described in this application note provides a partial solution at data

rates up to 160 Mb/s in a Virtex™ -E -7 device and a Spartan™ -IIE -6 device, up to 320 Mb/s for

a Spartan-3 -4 device, and up to 420Mb/s in a Virtex-II -5 device or a Virtex-II Pro -6 device.

The solution is partial in the sense that no clock is actually recovered, but the data arriving is

fully extracted. The speed is limited by the maximum frequency that can be accepted by the

Data Locked Loop (DLL), in a mode where the DLL is capable of providing both a new clock,

and another clock shifted by 90 degrees.
(系统自动生成,下载前可以参看下载内容)

下载文件列表

xapp224——datarecovery\xapp224\basic\virtex2\verilog\design_files\data_recovery_virtex2.v

.......................\.......\.....\.......\.......\............\data_recovery_virtex2_fast.v

.......................\.......\.....\.......\.......\............\top_v2.v

.......................\.......\.....\.......\.......\............\top_v2_fast.v

.......................\.......\.....\.......\.......\simulation\tb_top_v2.v

.......................\.......\.....\.......\.......\..........\tb_top_v2_fast.v

.......................\.......\.....\.......\.......\..........\top_v2.do

.......................\.......\.....\.......\.......\..........\top_v2_fast.do

.......................\.......\.....\.......\.......\ucf\TOP_V2.UCF

.......................\.......\.....\.......\.......\...\top_v2_fast.ucf

.......................\.......\.....\.......\.hdl\design_files\data_recovery_virtex2.vhd

.......................\.......\.....\.......\....\............\data_recovery_virtex2_fast.vhd

.......................\.......\.....\.......\....\............\top_v2.vhd

.......................\.......\.....\.......\....\............\top_v2_fast.vhd

.......................\.......\.....\.......\....\simulation\tb_top_v2.VHD

.......................\.......\.....\.......\....\..........\tb_top_v2_fast.vhd

.......................\.......\.....\.......\....\..........\top_v2.do

.......................\.......\.....\.......\....\..........\top_v2_fast.do

.......................\.......\.....\.......\....\ucf\TOP_V2.UCF

.......................\.......\.....\.......\....\...\top_v2_fast.ucf

.......................\.......\.....\......E\verilog\design_files\data_recovery_virtexe.v

.......................\.......\.....\.......\.......\............\top_ve.v

.......................\.......\.....\.......\.......\simulation\tb_top_ve.v

.......................\.......\.....\.......\.......\..........\tb_top_ve.vhd

.......................\.......\.....\.......\.......\..........\top_ve.do

.......................\.......\.....\.......\.......\ucf\TOP_VE.UCF

.......................\.......\.....\.......\.hdl\design_files\data_recovery_virtexe.vhd

.......................\.......\.....\.......\....\............\top_ve.vhd

.......................\.......\.....\.......\....\simulation\tb_top_ve.vhd

.......................\.......\.....\.......\....\..........\top_ve.do

.......................\.......\.....\.......\....\ucf\TOP_VE.UCF

.......................\.......\demo_board\virtex2\vhdl\design_files\data_recovery_virtex2.vhd

.......................\.......\..........\.......\....\............\data_recovery_virtex2_fast.vhd

.......................\.......\..........\.......\....\............\pn23.vhd

.......................\.......\..........\.......\....\............\top.vhd

.......................\.......\..........\.......\....\............\top_fast.vhd

.......................\.......\..........\.......\....\simulation\tb_top.VHD

.......................\.......\..........\.......\....\..........\tb_top_fast.VHD

.......................\.......\..........\.......\....\..........\top.do

.......................\.......\..........\.......\....\..........\top_fast.do

.......................\.......\..........\.......\....\ucf\top.UCF

.......................\.......\..........\.......\....\...\top_fast.ucf

.......................\.......\README.txt

.......................\.......\basic\virtex2\verilog\design_files

.......................\.......\.....\.......\.......\simulation

.......................\.......\.....\.......\.......\ucf

.......................\.......\.....\.......\.hdl\design_files

.......................\.......\.....\.......\....\simulation

.......................\.......\.....\.......\....\ucf

.......................\.......\.....\......E\verilog\design_files

.......................\.......\.....\.......\.......\simulation

.......................\.......\.....\.......\.......\ucf

.......................\.......\.....\.......\.hdl\design_files

.......................\.......\.....\.......\....\simulation

.......................\.......\.....\.......\...

相关说明

  • 本站资源为会员上传分享交流与学习,如有侵犯您的权益,请联系我们删除.
  • 本站是交换下载平台,提供交流渠道,下载内容来自于网络,除下载问题外,其它问题请自行百度更多...
  • 请直接用浏览器下载本站内容,不要使用迅雷之类的下载软件,用WinRAR最新版进行解压.
  • 如果您发现内容无法下载,请稍后再次尝试;或者到消费记录里找到下载记录反馈给我们.
  • 下载后发现下载的内容跟说明不相乎,请到消费记录里找到下载记录反馈给我们,经确认后退回积分.
  • 如下载前有疑问,可以通过点击"提供者"的名字,查看对方的联系方式,联系对方咨询.

相关评论

暂无评论内容.

发表评论

*主  题:
*内  容:
*验 证 码:

源码中国 www.ymcn.org