文件名称:H.265视频压缩的FPGA实现

  • 所属分类:
  • VHDL编程
  • 资源属性:
  • 上传时间:
  • 2019-12-30
  • 文件大小:
  • 14.04mb
  • 下载次数:
  • 0次
  • 提 供 者:
  • xiao****
  • 相关连接:
  • 下载说明:
  • 别用迅雷下载,失败请重下,重下不扣分!

介绍说明--下载内容均来自于网络,请自行研究使用

使用verilog语言实现H.265压缩算法,能够实现实时视频数据的压缩传输(Using Verilog language to realize h.265 compression algorithm can realize the compression and transmission of real-time video data)
(系统自动生成,下载前可以参看下载内容)

下载文件列表

文件名大小更新时间
h265enc_v1.0\rtl-verilog\cabac\cabac_bae.v 61427 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_bae_stage1.v 10741 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_bae_stage2.v 6876 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_bae_stage3.v 10802 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_binarization.v 239776 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_binari_4x4_coeff.v 111129 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_binari_coeff_last_sig_xy.v 56909 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_binari_cre.v 19142 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_binari_cu.v 40677 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_binari_epxgolomb_1kth.v 18713 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_binari_get_sig_ctx.v 10481 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_binari_nxn_coeff.v 109491 2016-12-21
h265enc_v1.0\rtl-verilog\cabac\cabac_binari_qp.v 12890 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_binari_sao_offset.v 12881 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_cu_binari_intra.v 12936 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_cu_binari_intra_luma_mode.v 8200 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_cu_binari_mv.v 12065 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_cu_binari_tree.v 40796 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_modeling.v 67608 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_mvd.v 68729 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_piso_1.v 24171 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_pu_binari_mv.v 18209 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_residual.v 349710 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_slice_init.v 23599 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\cabac_top.v 36514 2016-11-07
h265enc_v1.0\rtl-verilog\cabac\range_lps_table.v 17704 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_bs.v 66159 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_clip3_str.v 1271 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_controller.v 4421 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_lut_beta.v 1971 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_lut_tc.v 2005 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_mv.v 18319 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_normal_filter_1.v 7184 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_normal_filter_2.v 12265 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_pipeline.v 35580 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_pu_edge.v 24083 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_qp.v 2263 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_ram_contro.v 76816 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_sao_add_offset.v 17406 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_sao_cal_diff.v 5680 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_sao_cal_offset.v 3836 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_sao_compare_cost.v 4481 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_sao_top.v 161384 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_sao_type_dicision.v 62680 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_strong_filter.v 17069 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_top.v 17573 2016-11-07
h265enc_v1.0\rtl-verilog\db\db_tu_edge.v 18779 2016-11-07
h265enc_v1.0\rtl-verilog\enc_defines.v 2360 2016-11-07
h265enc_v1.0\rtl-verilog\fetch\fetch.v 20610 2016-12-21
h265enc_v1.0\rtl-verilog\fetch\fetch_ctrl.v 48473 2016-12-21
h265enc_v1.0\rtl-verilog\fetch\fetch_cur_chroma.v 10546 2016-11-07
h265enc_v1.0\rtl-verilog\fetch\fetch_cur_luma.v 31488 2016-11-07
h265enc_v1.0\rtl-verilog\fetch\fetch_db.v 9296 2016-12-21
h265enc_v1.0\rtl-verilog\fetch\fetch_ref_chroma.v 7663 2016-12-21
h265enc_v1.0\rtl-verilog\fetch\fetch_ref_luma.v 10758 2016-12-21
h265enc_v1.0\rtl-verilog\fetch\mem_bilo_db.v 10352 2016-11-07
h265enc_v1.0\rtl-verilog\fetch\wrap_ref_chroma.v 2232 2016-11-07
h265enc_v1.0\rtl-verilog\fetch\wrap_ref_luma.v 2228 2016-11-07
h265enc_v1.0\rtl-verilog\fme\fme_cost.v 23218 2016-11-07
h265enc_v1.0\rtl-verilog\fme\fme_ctrl.v 12897 2016-11-07
h265enc_v1.0\rtl-verilog\fme\fme_interpolator.v 5652 2016-11-07
h265enc_v1.0\rtl-verilog\fme\fme_interpolator_8pel.v 16603 2016-11-07
h265enc_v1.0\rtl-verilog\fme\fme_interpolator_8x8.v 47168 2016-11-07
h265enc_v1.0\rtl-verilog\fme\fme_ip_half_ver.v 18244 2016-11-07
h265enc_v1.0\rtl-verilog\fme\fme_ip_quarter_ver.v 62903 2016-11-07
h265enc_v1.0\rtl-verilog\fme\fme_pred.v 7851 2016-11-07
h265enc_v1.0\rtl-verilog\fme\fme_satd_8x8.v 19128 2016-11-07
h265enc_v1.0\rtl-verilog\fme\fme_satd_gen.v 27839 2016-11-07
h265enc_v1.0\rtl-verilog\fme\fme_top.v 17372 2016-11-07
h265enc_v1.0\rtl-verilog\h265core.v 26234 2016-12-21
h265enc_v1.0\rtl-verilog\ime\ime_best_mv_above_16.v 32008 2016-11-07
h265enc_v1.0\rtl-verilog\ime\ime_best_mv_below_16.v 111241 2016-11-07
h265enc_v1.0\rtl-verilog\ime\ime_decision.v 3545 2016-11-07
h265enc_v1.0\rtl-verilog\ime\ime_sad_16x16_buffer.v 4662 2016-11-07
h265enc_v1.0\rtl-verilog\ime\ime_sad_8x8.v 33079 2016-11-07
h265enc_v1.0\rtl-verilog\ime\ime_systolic_array.v 72484 2016-11-07
h265enc_v1.0\rtl-verilog\ime\ime_top.v 150174 2016-11-07
h265enc_v1.0\rtl-verilog\intra\intra_ctrl.v 25832 2016-11-07
h265enc_v1.0\rtl-verilog\intra\intra_pred.v 100623 2016-11-07
h265enc_v1.0\rtl-verilog\intra\intra_ref.v 161345 2016-11-07
h265enc_v1.0\rtl-verilog\intra\intra_top.v 32139 2016-11-07
h265enc_v1.0\rtl-verilog\intra\ram_frame_row_32x480.v 4130 2016-11-07
h265enc_v1.0\rtl-verilog\intra\ram_lcu_column_32x64.v 4128 2016-11-07
h265enc_v1.0\rtl-verilog\intra\ram_lcu_row_32x64.v 4125 2016-11-07
h265enc_v1.0\rtl-verilog\mc\mc_chroma_filter.v 3163 2016-11-07
h265enc_v1.0\rtl-verilog\mc\mc_chroma_ip4x4.v 5097 2016-11-07
h265enc_v1.0\rtl-verilog\mc\mc_chroma_ip_1p.v 4909 2016-11-07
h265enc_v1.0\rtl-verilog\mc\mc_chroma_top.v 10980 2016-11-07
h265enc_v1.0\rtl-verilog\mc\mc_ctrl.v 4540 2016-12-21
h265enc_v1.0\rtl-verilog\mc\mc_top.v 8016 2016-11-07
h265enc_v1.0\rtl-verilog\mc\mc_tq.v 12747 2016-11-07
h265enc_v1.0\rtl-verilog\mc\mvd_can_mv_addr.v 14094 2016-11-07
h265enc_v1.0\rtl-verilog\mc\mvd_getBits.v 5519 2016-12-21
h265enc_v1.0\rtl-verilog\mc\mvd_top.v 28703 2016-12-21
h265enc_v1.0\rtl-verilog\mem\buf_ram_1p_64x192.v 3157 2016-11-07
h265enc_v1.0\rtl-verilog\mem\buf_ram_1p_6x85.v 2866 2016-11-07
h265enc_v1.0\rtl-verilog\mem\buf_ram_2p_64x208.v 3775 2016-11-07
h265enc_v1.0\rtl-verilog\mem\buf_ram_2p_64x32.v 3485 2016-11-07
h265enc_v1.0\rtl-verilog\mem\buf_ram_2p_64x512.v 3733 2016-11-07
h265enc_v1.0\rtl-verilog\mem\buf_ram_dp_128x512.v 4280 2016-11-07

相关说明

  • 本站资源为会员上传分享交流与学习,如有侵犯您的权益,请联系我们删除.
  • 本站是交换下载平台,提供交流渠道,下载内容来自于网络,除下载问题外,其它问题请自行百度更多...
  • 请直接用浏览器下载本站内容,不要使用迅雷之类的下载软件,用WinRAR最新版进行解压.
  • 如果您发现内容无法下载,请稍后再次尝试;或者到消费记录里找到下载记录反馈给我们.
  • 下载后发现下载的内容跟说明不相乎,请到消费记录里找到下载记录反馈给我们,经确认后退回积分.
  • 如下载前有疑问,可以通过点击"提供者"的名字,查看对方的联系方式,联系对方咨询.

相关评论

暂无评论内容.

发表评论

*主  题:
*内  容:
*验 证 码:

源码中国 www.ymcn.org